prfchwintrin.h 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /*===---- prfchwintrin.h - PREFETCHW intrinsic -----------------------------===
  2. *
  3. * Permission is hereby granted, free of charge, to any person obtaining a copy
  4. * of this software and associated documentation files (the "Software"), to deal
  5. * in the Software without restriction, including without limitation the rights
  6. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  7. * copies of the Software, and to permit persons to whom the Software is
  8. * furnished to do so, subject to the following conditions:
  9. *
  10. * The above copyright notice and this permission notice shall be included in
  11. * all copies or substantial portions of the Software.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
  16. * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  17. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  18. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  19. * THE SOFTWARE.
  20. *
  21. *===-----------------------------------------------------------------------===
  22. */
  23. #if !defined(__X86INTRIN_H) && !defined(_MM3DNOW_H_INCLUDED)
  24. #error "Never use <prfchwintrin.h> directly; include <x86intrin.h> or <mm3dnow.h> instead."
  25. #endif
  26. #ifndef __PRFCHWINTRIN_H
  27. #define __PRFCHWINTRIN_H
  28. #if defined(__PRFCHW__) || defined(__3dNOW__)
  29. /// \brief Loads a memory sequence containing the specified memory address into
  30. /// all data cache levels. The cache-coherency state is set to exclusive.
  31. /// Data can be read from and written to the cache line without additional
  32. /// delay.
  33. ///
  34. /// \headerfile <x86intrin.h>
  35. ///
  36. /// This intrinsic corresponds to the \c PREFETCHT0 instruction.
  37. ///
  38. /// \param __P
  39. /// A pointer specifying the memory address to be prefetched.
  40. static __inline__ void __attribute__((__always_inline__, __nodebug__))
  41. _m_prefetch(void *__P)
  42. {
  43. __builtin_prefetch (__P, 0, 3 /* _MM_HINT_T0 */);
  44. }
  45. /// \brief Loads a memory sequence containing the specified memory address into
  46. /// the L1 data cache and sets the cache-coherency to modified. This
  47. /// provides a hint to the processor that the cache line will be modified.
  48. /// It is intended for use when the cache line will be written to shortly
  49. /// after the prefetch is performed.
  50. ///
  51. /// Note that the effect of this intrinsic is dependent on the processor
  52. /// implementation.
  53. ///
  54. /// \headerfile <x86intrin.h>
  55. ///
  56. /// This intrinsic corresponds to the \c PREFETCHW instruction.
  57. ///
  58. /// \param __P
  59. /// A pointer specifying the memory address to be prefetched.
  60. static __inline__ void __attribute__((__always_inline__, __nodebug__))
  61. _m_prefetchw(void *__P)
  62. {
  63. __builtin_prefetch (__P, 1, 3 /* _MM_HINT_T0 */);
  64. }
  65. #endif
  66. #endif /* __PRFCHWINTRIN_H */